# COURSE DETAILS SUBJECT: Computer Organization

### OBJECTIVE OF THE PROGRAM:

This course will help the students in following aspects,

1. A clear view of the basic concept of the subject.

2.Understand how the components of computer are organized together

3. Students will be able to solve the GATE level questions and can even appear for the same.

4. Students can even get into research work once they get along the subject and find their area of interest.

#### <u>COURSE CONTENT:</u>

| CLASSES   | TOPICS                   |  |
|-----------|--------------------------|--|
| CLASS I   | Machine Instructions and |  |
|           | addressing modes         |  |
| CLASS II  | Processing Unit          |  |
| CLASS III | Memory Subsystem         |  |
| CLASS IV  | Instruction Pipelining   |  |
| CLASS V   | I/O Subsystem            |  |

#### SESSION PLAN:

| SESSION | TOPICS                                             | CONTENT                                                                                                   | MODE OF<br>LEARNING                                                                 | TIME             |
|---------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------|
| CLASS I | Machine<br>Instructions and<br>addressing<br>modes | Instruction and its<br>types,Opcode and<br>Operand                                                        | Chalk &<br>Duster/Notes                                                             | 30mins.          |
|         | modes                                              | Instruction<br>Format,Types of<br>instructions,Flags,<br>Addressing<br>Modes,Usage of<br>Addressing Modes | Examples of how<br>the addressing<br>mode differs for<br>various<br>functionalities | 1 Hr &<br>30mins |

| SESSION  | TOPICS                    | CONTENT                                                                                                                                                                                                                                | MODE OF<br>LEARNING                                         | TIME          |
|----------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| CLASS II | Processing Unit           | Organization of a<br>processor-<br>Registers,Memory,<br>Bus,Data Path                                                                                                                                                                  | An animated<br>model to show<br>the architectural<br>design | 1 Hr          |
|          |                           | Microinstructions<br>and Micro-<br>operations,Control<br>Unit and its usage                                                                                                                                                            | Question sets<br>and Quizzes                                | 1Hr           |
|          |                           | Types of Control<br>Unit,Pros and Cons<br>of the Design                                                                                                                                                                                | Chalk and talk<br>Session                                   | 40 min        |
|          | Memory<br>Subsystem       | Memory Cells-<br>SRAM,DRAM,Nume<br>ricals,Memory<br>Configuration,Byte<br>Orientation vs<br>Word<br>Orientation,Memor<br>y Hierarchy                                                                                                   | Question<br>Discussion and<br>PPT                           | 1Hr.          |
|          |                           | Cache<br>Memory,Addressin<br>g Cache,Mapping<br>Cache,Fetch and<br>Write<br>mechanisms,Locali<br>ty of<br>Reference,Levels<br>of Cache,Cache<br>Block replacement<br>Techniques,Concep<br>t of Virtual<br>Memory,Problem<br>Discussion | PPT and Quiz                                                | 2Hr           |
| CLASS IV | Instruction<br>Pipelining | Brief discussion on<br>mutiprogramming,<br>Need of<br>Pipelining,Perform<br>ance<br>Metrics,Pipelining<br>Hazards,Dependen<br>cies,Removal of<br>Hazards                                                                               | Chalk & Duster                                              | 1Hr.          |
| Class V  | I/O Subsystem             | Access to I/O<br>Devices,Interruept<br>ans DMA<br>mode,Problem<br>Discussion                                                                                                                                                           | Chalk & Duster                                              | 1Hr 30<br>min |

## FACULTY PROFILE:

|                                                                                                                 | ACADEMIC PROFILE:<br>•Passed M.Tech in Information Security from IIT(ISM) Dhanbad, Jharkhand with<br>87%.<br>•Passed B.Tech in Computer Science and Engineering from Durgapur Institute<br>of Advanced Technology and Management,Rajbanh,Durgapur<br>•Passed H.S. Examination from S.S.L.N.T College,Dhanbad,Jharkhand with 1 <sup>st</sup> |
|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PROF. Kakuli Mishra<br>ASST PROFESSOR<br>DEPT OF COMPUTER SCIENCE<br>AND ENGINEERING, CIT<br>MOBILE: 8972523909 | <ul> <li>Passed S.E. from DE Nobili School Mugma, Jharkhand with 1<sup>st</sup> Division.</li> <li>TEACHING EXPERIENCE:</li> </ul>                                                                                                                                                                                                          |
|                                                                                                                 | <ul> <li>Working as Assistant Professor in Computer Science and Engineering<br/>department of Camellia Institute of Technology since July'2016.</li> <li>GATE qualified</li> </ul>                                                                                                                                                          |
|                                                                                                                 |                                                                                                                                                                                                                                                                                                                                             |